## CSEE 3827: Problem Set 7

Complete the following problems. Be sure to show your work for partial credit.

1. Assume Instruction[31-0] = 00000010010010010000000100100. Label all of the wires in the single-cycle MIPS datapath shown below with their values at the end of the clock cycle in which the above instruction was fetched. Rather than assume particular register or PC contents, you may label the wires symbolically (e.g., as "PC" or "Reg[3]+Reg[6]").



2. Given the MIPS datapath shown above (and in Figure 4.17 of the text), assume the component latencies in the following table.

| I-Mem       | $400 \mathrm{ps}$ |
|-------------|-------------------|
| Add         | $100 \mathrm{ps}$ |
| Mux         | $30 \mathrm{ps}$  |
| ALU         | $120 \mathrm{ps}$ |
| Regs        | $200 \mathrm{ps}$ |
| D-Mem       | $350 \mathrm{ps}$ |
| Control     | $100 \mathrm{ps}$ |
| ALU Control | $50 \mathrm{ps}$  |
| Shift Left  | $30 \mathrm{ps}$  |
| Sign Extend | $30 \mathrm{ps}$  |
|             |                   |

- (a) What is the critical path for a MIPS or instruction?
- (b) What is the critical path for a MIPS 1w instruction?
- (c) What is the critical path for a MIPS beq instruction?
- (d) What is the clock cycle time for this processor?
- (e) If your colleague optimizes the adder and reduces its latency to 75ps, what is the clock cycle time of the new version?