#### The Verilog Language

Prof. Stephen A. Edwards

Copyright © 2001 Stephen A. Edwards All rights reserved

#### The Verilog Language

- Originally a modeling language for a very efficient event-driven digital logic simulator
- Later pushed into use as a specification language for logic synthesis
- Now, one of the two most commonly-used languages in digital hardware design (VHDL is the other)
- Virtually every chip (FPGA, ASIC, etc.) is designed in part using one of these two languages
- Combines structural and behavioral modeling styles

Copyright © 2001 Stephen A. Edwards All rights reserved

### **Multiplexer Built From Primitives**



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Multiplexer Built From Primitives**



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Multiplexer Built With Always**



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Multiplexer Built With Always**



#### **Mux with Continuous Assignment**



#### **Mux with User-Defined Primitive**



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **How Are Simulators Used?**

- Testbench generates stimulus and checks response
- Coupled to model of the system
- Pair is run simultaneously



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Structural Modeling**

- When Verilog was first developed (1984) most logic simulators operated on netlists
- Netlist: list of gates and how they're connected
- A natural representation of a digital logic circuit
- Not the most convenient way to express test benches

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Behavioral Modeling**

- A much easier way to write testbenches
- Also good for more abstract models of circuits
  - · Easier to write
  - Simulates faster
- More flexible
- Provides sequencing
- Verilog succeeded in part because it allowed both the model and the testbench to be described together

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **How Verilog Is Used**

- Virtually every ASIC is designed using either Verilog or VHDL (a similar language)
- Behavioral modeling with some structural elements
- "Synthesis subset"
  - Can be translated using Synopsys' Design Compiler or others into a netlist
- Design written in Verilog
- Simulated to death to check functionality
- Synthesized (netlist generated)
- Static timing analysis to check timing

#### Two Main Components of Verilog

- Concurrent, event-triggered processes (behavioral)
  - · Initial and Always blocks
  - Imperative code that can perform standard data manipulation tasks (assignment, if-then, case)
  - Processes run until they delay for a period of time or wait for a triggering event
- Structure (Plumbing)
  - · Verilog program build from modules with I/O interfaces
  - · Modules may contain instances of other modules
  - · Modules contain local signals, etc.
  - · Module configuration is static and all run concurrently

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Two Main Data Types**

- Nets represent connections between things
  - · Do not hold their value
  - · Take their value from a driver such as a gate or other
  - · Cannot be assigned in an initial or always block
- Regs represent data storage
  - · Behave exactly like memory in a computer
  - · Hold their value until explicitly assigned in an initial or always block
  - · Never connected to something
  - · Can be used to model latches, flip-flops, etc., but do not correspond exactly
  - · Shared variables with all their attendant problems

#### **Discrete-event Simulation**

- Basic idea: only do work when something changes
- Centered around an event queue
  - Contains events labeled with the simulated time at which they are to be executed
- Basic simulation paradigm
  - · Execute every event for the current simulated time
  - Doing this changes system state and may schedule events in the future
  - When there are no events left at the current time instance, advance simulated time soonest event in the

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Four-valued Data**

- Verilog's nets and registers hold four-valued data
- - Obvious
- Z
  - · Output of an undriven tri-state driver
  - · Models case where nothing is setting a wire's value
- - · Models when the simulator can't decide the value
  - · Initial state of registers
  - · When a wire is being driven to 0 and 1 simultaneously
  - · Output of a gate with Z inputs

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Four-valued Logic**

- Logical operators work on three-valued logic



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Structural Modeling**

#### **Nets and Registers**

- Wires and registers can be bits, vectors, and arrays

wire a; // Simple wire
tri [15:0] dbus; // 16-bit tristate bus
tri #(5,4,8) b; // Wire with delay
reg [-1:4] vec; // Six-bit register

trireg (small) q; // Wire stores a small charge integer imem[0:1023]; // Array of 1024 integers reg [31:0] dcache[0:63]; // A 32-bit memory

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Modules and Instances**

- Basic structure of a Verilog module:

module mymod(output1, output2, ... input1, input2);
output output1;
output [3:0] output2;
input input1;

Verilog convention lists outputs first

input input1; input [2:0] input2;

...

endmodule

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Instantiating a Module

- Instances of

module mymod(y, a, b);

look like

mymod mm1(y1, a1, b1); // Connect-by-position

mymod (y2, a1, b1),

(y3, a2, b2); // Instance names omitted mymod mm2(.a(a2), .b(b2), .y(c2)); // Connect-by-name

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Gate-level Primitives**

Verilog provides the following:

and nand logical AND/NAND
or nor logical OR/NOR
xor xnor logical XOR/XNOR
buf not buffer/inverter

bufif0 notif0 Tristate with low enable bifif1 notif1 Tristate with high enable

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Delays on Primitive Instances**

- Instances of primitives may include delays

 buf
 b1(a, b);
 // Zero delay

 buf #3
 b2(c, d);
 // Delay of 3

 buf #(4,5)
 b3(e, f);
 // Rise=4, fall=5

 buf #(3:4:5)
 b4(g, h);
 // Min-typ-max

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Switch-level Primitives**

- Verilog also provides mechanisms for modeling CMOS transistors that behave like switches
- A more detailed modeling scheme that can catch some additional electrical problems when transistors are used in this way
- Now, little-used because circuits generally aren't built this way
- More seriously, model is not detailed enough to catch many of the problems
- These circuits are usually simulated using SPICE-like simulators based on nonlinear differential equation solvers.

#### **User-Defined Primitives**

- Way to define gates and sequential elements using a truth table
- Often simulate faster than using expressions, collections of primitive gates, etc.
- Gives more control over behavior with X inputs
- Most often used for specifying custom gate libraries

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **A Carry Primitive**

```
primitive carry(out, a, b, c);
output out; ◄
input a, b, c;
                                  Always have exactly
                                  one output
table
00?:0;
 0?0:0;
                            Truth table may
 ?00 : 0;
                            include don't-care (?)
                            entries
 11?:1;
 1?1:1;
 ?11:1;
endtable
endprimitive
```

Copyright © 2001 Stephen A. Edwards All rights reserved

#### A Sequential Primitive

```
Primitive dff( q, clk, data);
output q; reg q;
input clk, data;
table
// clk data q new-q
(01) 0 : ? : 0;
                         // Latch a 0
(01) 1:?: 1;
                         // Latch a 1
(0x) 1 :1: 1;
(0x) 0 :0: 0;
                         // Hold when d and q both 1
                         // Hold when d and q both 0
 (?0) ?:?: -;
                         // Hold when clk falls
                         // Hold when clk stable
 ? (??):?: -;
endtable
endprimitive
```

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Continuous Assignment**

- Another way to describe combinational function
- Convenient for logical or datapath specifications



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Behavioral Modeling**

**Initial and Always Blocks** 

initial

- Basic components for behavioral modeling

begin beain ... imperative statements ... ... imperative statements ... end Runs when simulation starts Runs when simulation starts Terminates when control Restarts when control reaches reaches the end the end Good for modeling/specifying Good for providing stimulus hardware

alwavs

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Initial and Always**

- Run until they encounter a delay

```
initial begin
#10 a = 1; b = 0;
#10 a = 0; b = 1;
end
```

- or a wait for an event

```
always @(posedge clk) q = d;
always begin wait(i); a = 0; wait(~i); a = 1; end
Copyright © 2001 Stephen A. Edwards All rights reserved
```

#### **Procedural Assignment**

- Inside an initial or always block:

```
sum = a + b + cin;
```

- Just like in C: RHS evaluated and assigned to LHS before next statement executes
- RHS may contain wires and regs
  - · Two possible sources for data
- LHS must be a reg
  - · Primitives or cont. assignment may set wire values

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Imperative Statements**

#### For Loops

reg [3:0] i, output;

end

- A increasing sequence of values on an output

```
for ( i = 0 ; i <= 15 ; i = i + 1 ) begin
output = i;
#10;
```

Copyright © 2001 Stephen A. Edwards All rights reserved

#### While Loops

- A increasing sequence of values on an output

Copyright © 2001 Stephen A. Edwards All rights reserved

```
reg [3:0] i, output;

i = 0;
while (I <= 15) begin
output = i;
#10 i = i + 1;
end
```

#### **Modeling A Flip-Flop With Always**

- Very basic: an edge-sensitive flip-flop

```
always @(posedge clk)
q = d;
```

reg q;

 q = d assignment runs when clock rises: exactly the behavior you expect

#### **Blocking vs. Nonblocking**

- Verilog has two types of procedural assignment
- Fundamental problem:
  - In a synchronous system, all flip-flops sample simultaneously
  - In Verilog, always @(posedge clk) blocks run in some undefined sequence

Copyright © 2001 Stephen A. Edwards All rights reserved

#### A Flawed Shift Register

- This doesn't work as you'd expect:

reg d1, d2, d3, d4;

always @(posedge clk) d2 = d1; always @(posedge clk) d3 = d2; always @(posedge clk) d4 = d3;

- These run in some order, but you don't know which

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Non-blocking Assignments**



Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Nonblocking Can Behave Oddly**

A sequence of nonblocking assignments don't communicate

a = 1; a <= 1; b = a; c = b; c <= b;

Blocking assignment: Nonblocking assignment:

a = b = c = 1 a = 1

b = old value of a c = old value of b

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Nonblocking Looks Like Latches**

- RHS of nonblocking taken from latches
- RHS of blocking taken from wires



#### **Building Behavioral Models**

#### Modeling FSMs Behaviorally

- There are many ways to do it:
- Define the next-state logic combinationally and define the state-holding latches explicitly
- Define the behavior in a single always @(posedge clk) block
- Variations on these themes

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **FSM with Combinational Logic**

```
Output o is declared
module FSM(o, a, b, reset);
                                               a reg because it is
output o;
                                               assigned
                                               procedurally, not
reg o;
                                               because it holds state
input a, b, reset:
reg [1:0] state, nextState;
                                               Combinational block
                                              any change on any of its inputs
                                               must be sensitive to
always @(a or b or state)
case (state)
  2'b00: begin
                                              (Implies state-holding elements otherwise)
    nextState = a ? 2'b00 : 2'b01;
    o = a & b;
  end
  2'b01: begin nextState = 2'b10; o = 0; end
endcase
   Copyright © 2001 Stephen A. Edwards All rights reserved
```

## FSM with Combinational Logic

# module FSM(o, a, b, reset); ... always @(posedge clk or reset) if (reset) state <= 2'b00; else state <= nextState; Latch implied by sensitivity to the clock or reset only

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **FSM from Combinational Logic**

```
always @(a or b or state)
case (state)
                                                 This is a Mealy
  2'b00: begin
                                                 machine because the output is directly
    nextState = a ? 2'b00 : 2'b01;
                                                 affected by any change on the input
    o = a & b; 4
  2'b01: begin nextState = 2'b10; o = 0; end
endcase
always @(posedge clk or reset)
 if (reset)
  state <= 2'b00;
 else
  state <= nextState:
   Copyright © 2001 Stephen A. Edwards All rights reserved
```

#### FSM from a Single Always Block

```
Expresses Moore
module FSM(o, a, b);
                                           machine behavior:
output o; reg o;
                                           Outputs are latched
input a, b;
                                           Inputs only sampled
reg [1:0] state;
                                           at clock edges
always @(posedge clk or reset)
                                            Nonblocking assignments used
 if (reset) state <= 2'b00;
 else case (state)
                                            throughout to ensure
  2'b00: begin 4
                                            coherency.
    state <= a ? 2'b00 : 2'b01;
                                            RHS refers to values
    o <= a & b;
                                            calculated in previous
                                            clock cycle
  end
  2'b01: begin state <= 2'b10; o <= 0; end
endcase
  Copyright © 2001 Stephen A. Edwards All rights reserved
```

#### **Writing Testbenches**



#### Simulating Verilog

#### **Simulation Behavior**

- Scheduled using an event queue
- Non-preemptive, no priorities
- A process must explicitly request a context switch
- Events at a particular time unordered
- Scheduler runs each event at the current time, possibly scheduling more as a result

Copyright © 2001 Stephen A. Edwards All rights reserved

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Two Types of Events**

- Evaluation events compute functions of inputs
- Update events change outputs
- Split necessary for delays, nonblocking assignments,



Evaluation event reads values of b and c, adds them, and schedules an update

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Simulation Behavior**

- Concurrent processes (initial, always) run until they stop at one of the following
- #42
  - · Schedule process to resume 42 time units from now
- wait(cf & of)
  - · Resume when expression "cf & of" becomes true
- @(a or b or y)
  - · Resume when a, b, or y changes
- @(posedge clk)
  - · Resume when clk changes from 0 to 1

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Simulation Behavior

- Infinite loops are possible and the simulator does not check for them
- This runs forever: no context switch allowed, so ready can never change

while (~ready)
count = count + 1;

to a change on a

Instead, use

wait(ready);

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Simulation Behavior

- Race conditions abound in Verilog
- These can execute in either order: final value of a undefined:

always @(posedge clk) a = 0; always @(posedge clk) a = 1;

#### **Simulation Behavior**

- Semantics of the language closely tied to simulator implementation
- Context switching behavior convenient for simulation, not always best way to model
- Undefined execution order convenient for implementing event queue

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Compiled-Code Discrete-Event Sim.

- Most modern simulators use this approach
- Verilog program compiled into C
- Each concurrent process (e.g., continuous assignment, always block) becomes one or more C functions
- Initial and always blocks split into multiple functions, one per segment of code between a delay, a wait, or event control (@)
- Central, dynamic event queue invokes these functions and advances simulation time

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Verilog and Logic Synthesis**

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Logic Synthesis**

- Verilog is used in two ways
  - · Model for discrete-event simulation
  - · Specification for a logic synthesis system
- Logic synthesis converts a subset of the Verilog language into an efficient netlist
- One of the major breakthroughs in designing logic chips in the last 20 years
- Most chips are designed using at least some logic synthesis

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Logic Synthesis Tools**

- Mostly commercial tools
  - · Very difficult, complicated programs to write well
  - Limited market
  - Commercial products in \$10k \$100k pricerange
- Major vendors
  - Synopsys Design Compiler, FPGA Express
  - · Cadence BuildGates
  - Synplicity (FPGAs)
  - · Exemplar (FPGAs)
- Academic tools
  - SIS (UC Berkeley)

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Logic Synthesis**

- Takes place in two stages:
- Translation of Verilog (or VHDL) source to a netlist
  - · Register inference
- Optimization of the resulting netlist to improve speed and area
  - · Most critical part of the process
  - Algorithms very complicated and beyond the scope of this class: Take Prof. Nowick's class for details

#### **Logic Optimization**

- Netlist optimization the critical enabling technology
- Takes a slow or large netlist and transforms it into one that implements the same function more cheaply
- Typical operations
  - · Constant propagation
  - · Common subexpression elimination
  - · Function factoring
- Time-consuming operation
  - · Can take hours for large chips

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Translating Verilog into Gates**

- Parts of the language easy to translate
  - Structural descriptions with primitives
     Already a netlist
  - · Continuous assignment
    - Expressions turn into little datapaths
- Behavioral statements the bigger challenge

Copyright © 2001 Stephen A. Edwards All rights reserved

#### What Can Be Translated

- Structural definitions
  - Everything
- Behavioral blocks
  - · Depends on sensitivity list
  - Only when they have reasonable interpretation as combinational logic, edge, or level-sensitive latches
  - Blocks sensitive to both edges of the clock, changes on unrelated signals, changing sensitivity lists, etc. cannot be synthesized
- User-defined primitives
  - · Primitives defined with truth tables
  - Some sequential UDPs can't be translated (not latches or flip-flops)

Copyright © 2001 Stephen A. Edwards All rights reserved

#### What Isn't Translated

- Initial blocks
  - Used to set up initial state or describe finite testbench stimuli
  - · Don't have obvious hardware component
- Delays
  - · May be in the Verilog source, but are simply ignored
- A variety of other obscure language features
  - In general, things heavily dependent on discreteevent simulation semantics
  - · Certain "disable" statements
  - · Pure events

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Register Inference**

- The main trick
- reg does not always equal latch
- Rule: Combinational if outputs always depend exclusively on sensitivity list
- Sequential if outputs may also depend on previous values

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Register Inference**

- Combinational:



- Sequential:



#### **Register Inference**

- A common mistake is not completely specifying a case statement
- This implies a latch:

```
always @(a or b) f is not assigned when \{a,b\} = 2b11 22b00 : f = 0; 23b10 : f = 1; 23b10 : f = 1; endcase
```

**Inferring Latches with Reset** 

Copyright © 2001 Stephen A. Edwards All rights reserved

- Latches and Flip-flops often have reset inputs
- Can be synchronous or asynchronous
- Asynchronous positive reset:

```
always @(posedge clk or posedge reset) if (reset) q <= 0; else q <= d;  ^{\text{Copyright @ 2001 Stephen A. Edwards All rights reserved}
```

#### **Summary**

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Register Inference**

- The solution is to always have a default case

```
always @(a or b)

case ({a, b})

2'b00: f = 0;

2'b01: f = 1;

2'b10: f = 1;

default: f = 0;

endcase
```

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Simulation-synthesis Mismatches**

- Many possible sources of conflict
- Synthesis ignores delays (e.g., #10), but simulation behavior can be affected by them
- Simulator models X explicitly, synthesis doesn't
- Behaviors resulting from shared-variable-like behavior of regs is not synthesized
  - always @(posedge clk) a = 1;
  - New value of a may be seen by other @(posedge clk) statements in simulation, never in synthesis

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Summary of Verilog**

- Systems described hierarchically
  - · Modules with interfaces
  - Modules contain instances of primitives, other modules
  - Modules contain initial and always blocks
- Based on discrete-event simulation semantics
  - · Concurrent processes with sensitivity lists
  - Scheduler runs parts of these processes in response to changes

#### **Modeling Tools**

- Switch-level primitives
  - CMOS transistors as switches that move around
- Gate-level primitives
  - · Boolean logic gates
- **User-defined primitives** 
  - Gates and sequential elements defined with truth
- Continuous assignment
  - · Modeling combinational logic with expressions
- Initial and always blocks
  - · Procedural modeling of behavior

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Language Features

- Nets (wires) for modeling interconnection
  - · Non state-holding
  - · Values set continuously
- Regs for behavioral modeling
  - · Behave exactly like memory for imperative modeling
  - Do not always correspond to memory elements in synthesized netlist
- Blocking vs. nonblocking assignment
  - · Blocking behaves like normal "C-like" assignment
  - Nonblocking updates later for modeling synchronous behavior

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Language Uses

- **Event-driven simulation** 
  - Event queue containing things to do at particular simulated times
  - · Evaluate and update events
  - · Compiled-code event-driven simulation for speed
- Logic synthesis
  - · Translating Verilog (structural and behavioral) into
  - · Register inference: whether output is always updated
  - · Logic optimization for cleaning up the result

Copyright © 2001 Stephen A. Edwards All rights reserved

#### **Little-used Language Features**

- Switch-level modeling
  - · Much slower than gate or behavioral-level models
  - · Insufficient detail for modeling most electrical problems
  - Delicate electrical problems simulated with a SPICElike differential equation simulator
- Delays
  - Simulating circuits with delays does not improve confidence enough
  - · Hard to get timing models accurate enough
  - · Never sure you've simulated the worst case
  - · Static timing analysis has taken its place

Copyright © 2001 Stephen A. Edwards All rights reserved

#### Compared to VHDL

- Verilog and VHDL are comparable languages
- VHDL has a slightly wider scope
  - · System-level modeling
  - · Exposes even more discrete-event machinery
- VHDL is better-behaved
  - Fewer sources of nondeterminism (e.g., no shared variables)
- VHDL is harder to simulate quickly
- VHDL has fewer built-in facilities for hardware modeling
- VHDL is a much more verbose language
  - · Most examples don't fit on slides

Copyright © 2001 Stephen A. Edwards All rights reserved

#### In Conclusion

- Verilog is a deeply flawed language
  - Nondeterministic
  - · Often weird behavior due to discrete-event semantics
  - · Vaguely defined synthesis subset
  - Many possible sources of simulation/synthesis mismatch
- Verilog is widely used because it solves a problem
  - Good simulation speed that continues to improve
  - · Designers use a well-behaved subset of the language
  - Makes a reasonable specification language for logic synthesis
  - Logic synthesis one of the great design automation success stories